

# N-channel 800V - $0.34\Omega$ - 19A - TO-247 Zener-protected SuperMESH<sup>TM</sup> Power MOSFET

#### **General features**

| Туре       | V <sub>DSS</sub> | R <sub>DS(on)</sub> | I <sub>D</sub> | p <sub>W</sub> |
|------------|------------------|---------------------|----------------|----------------|
| STW18NK80Z | 800V             | <0.38Ω              | 19A            | 350W           |

- Extremely high dv/dt capability
- 100% avalanche tested
- Gate charge minimized
- Very low intrinsic capacitances
- Very good manufacturing repeatibility

#### **Description**

The SuperMESH™ series is obtained through an extreme optimization of ST's well established strip-based PowerMESH™ layout. In addition to pushing on-resistance significantly down, special care is taken to ensure a very good dv/dt capability for the most demanding applications. Such series complements ST full range of high voltage MOSFETs including revolutionary MDmesh™ products.

### **Applications**

■ Switching application



#### Internal schematic diagram



#### **Order codes**

| Part number | Marking  | Package | Packaging |  |
|-------------|----------|---------|-----------|--|
| STW18NK80Z  | W18NK80Z | TO-247  | Tube      |  |

Contents STW18NK80Z

# **Contents**

| 1 | Electrical ratings                                     | 3 |
|---|--------------------------------------------------------|---|
|   | 1.1 Protection features of gate-to-source zener diodes | 4 |
| 2 | Electrical characteristics                             | Ę |
|   | 2.1 Electrical characteristics (curves)                | 7 |
| 3 | Test circuit                                           | Ć |
| 4 | Package mechanical data1                               | 1 |
| 5 | Revision history                                       | • |



STW18NK80Z Electrical ratings

# 1 Electrical ratings

Table 1. Absolute maximum ratings

| Symbol                         | Parameter                                            | Value | Unit |  |
|--------------------------------|------------------------------------------------------|-------|------|--|
| $V_{DS}$                       | Drain-source voltage (V <sub>GS</sub> = 0)           | 800   | V    |  |
| V <sub>GS</sub>                | Gate- source voltage                                 | ± 30  | V    |  |
| I <sub>D</sub>                 | Drain current (continuous) at T <sub>C</sub> = 25°C  | 19    | А    |  |
| I <sub>D</sub>                 | Drain current (continuous) at T <sub>C</sub> = 100°C | 12    | Α    |  |
| I <sub>DM</sub> <sup>(1)</sup> | Drain current (pulsed)                               | 76    | А    |  |
| P <sub>tot</sub>               | Total dissipation at T <sub>C</sub> = 25°C           | 350   | W    |  |
|                                | Derating Factor                                      | 2.4   | W/°C |  |
| V <sub>ESD(G-S)</sub>          | Gate source ESD(HBM-C=100pF, R=1.5KΩ)                | 6000  | V    |  |
| dv/dt <sup>(2)</sup>           | Peak diode recovery voltage slope                    | 4.5   | V/ns |  |
| T <sub>stg</sub>               | Storage temperature                                  |       |      |  |
| Tj                             | Max. operating junction temperature                  |       |      |  |

<sup>1.</sup> Pulse width limited by safe operating area.

#### Table 2. Thermal data

| Rthj-case | Thermal resistance junction-case max 0.36      |     |      |  |
|-----------|------------------------------------------------|-----|------|--|
| Rthj-amb  | Thermal resistance junction-ambient max        | 50  | °C/W |  |
| $T_J$     | Maximum lead temperature for soldering purpose | 300 | °C   |  |

Table 3. Avalanche characteristics

| Symbol          | Parameter                                                                                   | Max value | Unit |
|-----------------|---------------------------------------------------------------------------------------------|-----------|------|
| I <sub>AR</sub> | Avalanche current, repetitive or not-repetitive (pulse width limited by T <sub>j</sub> max) |           | Α    |
| E <sub>AS</sub> | Single pulse avalanche energy (starting $T_j = 25$ °C, $I_D = I_{AR}$ , $V_{DD} = 50$ V)    |           | mJ   |

Table 4. Gate-source zener diode

| Symbol   | Parameter                     | Test conditions        | Min. | Тур. | Max. | Unit |
|----------|-------------------------------|------------------------|------|------|------|------|
| $BV_GSO$ | Gate-source breakdown voltage | Igs=± 1mA (open drain) | 30   |      |      | V    |

577

<sup>2.</sup>  $I_{SD} \le 19A$ , di/dt  $\le 300A/\mu s$ ,  $V_{DD} \le V_{DD} < 800V$ ,  $T_j \le T_{JMAX}$ 

Electrical ratings STW18NK80Z

### 1.1 Protection features of gate-to-source zener diodes

The built-in back-to-back Zener diodes have specifically been designed to enhance not only the device's ESD capability, but also to make them safely absorb possible voltage transients that may occasionally be applied from gate to source. In this respect the Zener voltage is appropriate to achieve an efficient and cost-effective intervention to protect the device's integrity. These integrated Zener diodes thus avoid the usage of external components.



# 2 Electrical characteristics

(T<sub>CASE</sub>=25°C unless otherwise specified)

Table 5. On/off states

| Symbol               | Parameter                                                | Test conditions                                                    | Min. | Тур. | Max.    | Unit                     |
|----------------------|----------------------------------------------------------|--------------------------------------------------------------------|------|------|---------|--------------------------|
| V <sub>(BR)DSS</sub> | Drain-source<br>breakdown voltage                        | $I_D = 1$ mA, $V_{GS} = 0$                                         | 800  |      |         | V                        |
| I <sub>DSS</sub>     | Zero gate voltage<br>drain current (V <sub>GS</sub> = 0) | $V_{DS}$ = max rating<br>$V_{DS}$ = max rating,<br>$T_{C}$ = 125°C |      |      | 1<br>50 | μ <b>Α</b><br>μ <b>Α</b> |
| I <sub>GSS</sub>     | Gate-body leakage current (V <sub>DS</sub> = 0)          | V <sub>GS</sub> = ± 20V                                            |      |      | ±10     | μΑ                       |
| V <sub>GS(th)</sub>  | Gate threshold voltage                                   | $V_{DS} = V_{GS}, I_{D} = 150 \mu A$                               | 3    | 3.75 | 4.5     | V                        |
| R <sub>DS(on)</sub>  | Static drain-source on resistance                        | V <sub>GS</sub> = 10V, I <sub>D</sub> = 10A                        |      | 0.34 | 0.38    | Ω                        |

Table 6. Dynamic

| Symbol                                                               | Parameter                                                           | Test conditions                                                                           | Min. | Тур.                  | Max. | Unit           |
|----------------------------------------------------------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------|-----------------------|------|----------------|
| 9 <sub>fs</sub> <sup>(1)</sup>                                       | Forward transconductance                                            | $V_{DS} = 15V_{,} I_{D} = 10A$                                                            |      | 19                    |      | S              |
| C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub>             | Input capacitance Output capacitance Reverse transfer capacitance   | $V_{DS} = 25V, f = 1MHz,$<br>$V_{GS} = 0$                                                 |      | 6100<br>500<br>100    |      | pF<br>pF<br>pF |
| C <sub>oss eq</sub> <sup>(2)</sup>                                   | Equivalent output capacitance                                       | $V_{GS} = 0V$ , $V_{DS} = 0V$ to 640V                                                     |      | 240                   |      | pF             |
| t <sub>d(on)</sub> t <sub>r</sub> t <sub>d(off)</sub> t <sub>f</sub> | Turn-on delay time<br>Rise time<br>Turn-off delay time<br>Fall time | $V_{DD} = 400V$ , $I_D = 9A$<br>$R_G = 4.7\Omega V_{GS} = 10V$<br>(see <i>Figure 13</i> ) |      | 46<br>32<br>140<br>32 |      | ns<br>ns<br>ns |
| Q <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub>                 | Total gate charge<br>Gate-source charge<br>Gate-drain charge        | $V_{DD} = 640V$ , $I_{D} = 18A$ , $V_{GS} = 10V$ (see <i>Figure 14</i> )                  |      | 192<br>34<br>102      | 250  | nC<br>nC<br>nC |

<sup>1.</sup> Pulsed: Pulse duration = 300  $\mu$ s, duty cycle 1.5 %.

<sup>2.</sup> Coss eq. is defined as a constant equivalent capacitance giving the same charging time as  $C_{oss}$  when  $V_{DS}$  increases from 0 to 80%  $V_{DSS}$ .

#### **Electrical characteristics**

Table 7. Source drain diode

| Symbol                                                 | Parameter Test conditions                                                    |                                                                                                       | Min. | Тур.               | Max.     | Unit          |
|--------------------------------------------------------|------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------|--------------------|----------|---------------|
| I <sub>SD</sub>                                        | Source-drain current<br>Source-drain current<br>(pulsed)                     |                                                                                                       |      |                    | 19<br>76 | A<br>A        |
| V <sub>SD</sub> <sup>(2)</sup>                         | Forward on voltage                                                           | I <sub>SD</sub> = 19A, V <sub>GS</sub> = 0                                                            |      |                    | 1.6      | V             |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time<br>Reverse recovery charge<br>Reverse recovery current | $I_{SD} = 18A$ , di/dt = 100A/ $\mu$ s,<br>$V_{DD} = 40V$ , $T_j = 25$ °C<br>(see <i>Figure 15</i> )  |      | 920<br>11<br>24    |          | ns<br>μC<br>A |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time Reverse recovery charge Reverse recovery current       | $I_{SD} = 18A$ , di/dt = 100A/ $\mu$ s,<br>$V_{DD} = 40V$ , $T_j = 150$ °C<br>(see <i>Figure 15</i> ) |      | 1160<br>15<br>25.8 |          | ns<br>μC<br>A |

<sup>1.</sup> Pulse width limited by safe operating area.

<sup>2.</sup> Pulsed: Pulse duration = 300  $\mu$ s, duty cycle 1.5 %

# 2.1 Electrical characteristics (curves)

Figure 1. Safe operating area

Figure 2. Thermal impedance



Figure 3. Output characterisics

Figure 4. Transfer characteristics



Figure 5. Transconductance

Figure 6. Static drain-source on resistance



Figure 7. Gate charge vs gate-source voltage Figure 8. Capacitance variations



Figure 9. Normalized gate threshold voltage vs temperature

Figure 10. Normalized on resistance vs temperature



Figure 11. Source-drain diode forward characteristics

Figure 12. Normalized breakdown voltage vs temperature



STW18NK80Z Test circuit

## 3 Test circuit

Figure 13. Switching times test circuit for resistive load

Figure 14. Gate charge test circuit



Figure 15. Test circuit for inductive load switching and diode recovery times

Figure 16. Unclamped Inductive load test circuit



Test circuit STW18NK80Z

Figure 17. Unclamped inductive waveform

Figure 18. Switching time waveform



# 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a Lead-free second level interconnect . The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com

#### **TO-247 MECHANICAL DATA**

| DIM.   |       | mm.   |       |       |       |       |
|--------|-------|-------|-------|-------|-------|-------|
| DIIVI. | MIN.  | TYP   | MAX.  | MIN.  | TYP.  | MAX.  |
| Α      | 4.85  |       | 5.15  | 0.19  |       | 0.20  |
| A1     | 2.20  |       | 2.60  | 0.086 |       | 0.102 |
| b      | 1.0   |       | 1.40  | 0.039 |       | 0.055 |
| b1     | 2.0   |       | 2.40  | 0.079 |       | 0.094 |
| b2     | 3.0   |       | 3.40  | 0.118 |       | 0.134 |
| С      | 0.40  |       | 0.80  | 0.015 |       | 0.03  |
| D      | 19.85 |       | 20.15 | 0.781 |       | 0.793 |
| E      | 15.45 |       | 15.75 | 0.608 |       | 0.620 |
| е      |       | 5.45  |       |       | 0.214 |       |
| L      | 14.20 |       | 14.80 | 0.560 |       | 0.582 |
| L1     | 3.70  |       | 4.30  | 0.14  |       | 0.17  |
| L2     |       | 18.50 |       |       | 0.728 |       |
| øΡ     | 3.55  |       | 3.65  | 0.140 |       | 0.143 |
| øR     | 4.50  |       | 5.50  | 0.177 |       | 0.216 |
| S      |       | 5.50  |       |       | 0.216 |       |



STW18NK80Z Revision history

# 5 Revision history

Table 8. Revision history

| Date        | Revision | Changes                         |
|-------------|----------|---------------------------------|
| 21-Jun-2004 | 3        | Complete document               |
| 17-Oct-2006 | 4        | New template, no content change |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2006 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

